Check nearby libraries
Buy this book

Logic Synthesis and Verification Algorithms blends mathematical foundations and algorithmic developments with circuit design issues. Each new technique is presented in the context of its application to design. Through the study of optimal two-level and multilevel combinational circuit design, the reader is introduced to basic concepts, such as Boolean algebra, local search, and algebraic factorization.
Similarly, through the study of optimal sequential circuit design, the reader is introduced to graph algorithms, finite state systems, and language theory. Throughout the book, recurrent themes such as branch and bound, dynamic programming, and symbolic implicit enumeration are used to establish optimal design principles.
Circuit designers and CAD tool developers alike will find Logic Synthesis and Verification Algorithms useful as an introductory and reference text. The rich collection of examples and solved problems make this book ideal for self study. Because of its careful balance of theory and application, Logic Synthesis and Verification Algorithms will serve well as a textbook for upper division and first year graduate students in electrical and computer engineering.
Check nearby libraries
Buy this book

Previews available in: English
Edition | Availability |
---|---|
1
Logic Synthesis and Verification Algorithms
Mar 26, 2013, Springer
paperback
1475770359 9781475770353
|
aaaa
|
2 |
zzzz
|
3
Logic Synthesis and Verification Algorithms
2002, Kluwer Academic Publishers
Electronic resource
in English
0306475928 9780306475924
|
zzzz
|
4
Logic synthesis and verification algorithms
1996, Kluwer Academic Publishers
in English
0792397460 9780792397465
|
zzzz
|
Book Details
The Physical Object
Edition Identifiers
Work Identifiers
Community Reviews (0)
History
- Created August 19, 2020
- 1 revision
Wikipedia citation
×CloseCopy and paste this code into your Wikipedia page. Need help?
August 19, 2020 | Created by ImportBot | Imported from amazon.com record |