Computer-Aided Design Techniques for Low Power Sequential Logic Circuits

Locate

My Reading Lists:

Create a new list


Buy this book

Last edited by ImportBot
March 28, 2025 | History

Computer-Aided Design Techniques for Low Power Sequential Logic Circuits

Rapid increases in chip complexity, increasingly faster clocks, and the proliferation of portable devices have combined to make power dissipation an important design parameter. The power consumption of a digital system determines its heat dissipation as well as battery life. For some systems, power has become the most critical design constraint. Computer-Aided Design Techniques for Low Power Sequential Logic Circuits presents a methodology for low power design. The authors first present a survey of techniques for estimating the average power dissipation of a logic circuit. At the logic level, power dissipation is directly related to average switching activity. A symbolic simulation method that accurately computes the average switching activity in logic circuits is then described. This method is extended to handle sequential logic circuits by modeling correlation in time and by calculating the probabilities of present state lines. Computer-Aided Design Techniques for Low Power Sequential Logic Circuits then presents a survey of methods to optimize logic circuits for low power dissipation which target reduced switching activity. A method to retime a sequential logic circuit where registers are repositioned such that the overall glitching in the circuit is minimized is also described. The authors then detail a powerful optimization method that is based on selectively precomputing the output logic values of a circuit one clock cycle before they are required, and using the precomputed value to reduce internal switching activity in the succeeding clock cycle. Presented next is a survey of methods that reduce switching activity in circuits described at the register-transfer and behavioral levels. Also described is a scheduling algorithm that reduces power dissipation by maximising the inactivity period of the modules in a given circuit. Computer-Aided Design Techniques for Low Power Sequential Logic Circuits concludes with a summary and directions for future research.

Publish Date
Publisher
Springer US
Language
English
Pages
181

Buy this book

Edition Availability
Cover of: Computer-Aided Design Techniques for Low Power Sequential Logic Circuits
Computer-Aided Design Techniques for Low Power Sequential Logic Circuits
1997, Springer US
electronic resource / in English
Cover of: Computer-Aided Design Techniques for Low Power Sequential Logic Circuits
Computer-Aided Design Techniques for Low Power Sequential Logic Circuits
1996, Island Press
in English

Add another edition?

Book Details


Edition Notes

Online full text is restricted to subscribers.

Also available in print.

Mode of access: World Wide Web.

Published in
Boston, MA
Series
The Springer International Series in Engineering and Computer Science, VLSI, Computer Architecture and Digital Signal Processing -- 387, Springer International Series in Engineering and Computer Science, VLSI, Computer Architecture and Digital Signal Processing -- 387.

Classifications

Dewey Decimal Class
621.3815
Library of Congress
TK7888.4, TK7888.4TK1-9971TA34, TK7867-7867.5

The Physical Object

Format
[electronic resource] /
Pagination
1 online resource (xvii, 181 pages).
Number of pages
181

Edition Identifiers

Open Library
OL27026017M
ISBN 10
1461379016, 1461563194
ISBN 13
9781461379010, 9781461563198
OCLC/WorldCat
851829476

Work Identifiers

Work ID
OL19836446W

Community Reviews (0)

No community reviews have been submitted for this work.

Lists

History

Download catalog record: RDF / JSON / OPDS | Wikipedia citation
March 28, 2025 Edited by ImportBot Redacting ocaids
February 27, 2022 Edited by ImportBot import existing book
September 13, 2021 Edited by ImportBot import existing book
June 29, 2019 Created by MARC Bot Imported from Internet Archive item record